

## **Timing Digram**



## Digram



## OUTPUT

```
# KERNEL: S=0,y=0

# KERNEL: S=1,y=1

# KERNEL: S=10,y=0

# KERNEL: S=11,y=1

# KERNEL: S=100,y=0

# KERNEL: S=101,y=1

# KERNEL: S=110,y=0

# KERNEL: S=111,y=1
```

An **8-to-1 multiplexer (8:1 MUX)** is a digital combinational circuit that allows one of eight input data lines to be routed to a single output line. It functions as a data selector, where only one input is connected to the output at any given time, depending on the values of the selection inputs. The multiplexer has **eight data inputs** (D0 to D7), **three select lines** (S2, S1, S0), and **one output** (Y). The select lines are used to choose which one of the eight inputs is passed through to the output. Since there are three selection lines, they can represent 2<sup>3</sup> = 8 different combinations, allowing selection of all eight inputs.

Multiplexers are essential in digital electronics and computer systems for efficiently handling multiple data lines and minimizing wiring complexity. They are commonly used in communication systems, data routing, arithmetic logic units, and more.

The operation of an 8:1 multiplexer is described by the following truth table:

## S2 S1 S0 Output Y

| 0 | $\cap$ | 0 | D0 |
|---|--------|---|----|
| U | U      | U | DU |

0 0 1 D1

0 1 0 D2

0 1 1 D3

1 0 0 D4

1 0 1 D5

1 1 0 D6

1 1 1 D7

In this table, the binary value formed by the select lines (S2 S1 S0) determines which data input (D0 to D7) is connected to the output Y. For instance, if the select lines are 101, the fifth data input (D5) is routed to the output. The 8:1 multiplexer is often built using basic logic gates or can be implemented using higher-level hardware description languages for use in programmable devices like FPGAs.